

# JW1566A

### Offline QR GaN Flyback Converter

Preliminary Specifications Subject to Change without Notice

### DESCRIPTION

The JW<sup>®</sup>1566A is an isolated offline Flyback converter with GaN integrated, which features quasi-resonant (QR) operation. QR control improves efficiency by reducing switching loss and benefits EMI performance with nature frequency variation, and an internal maximum frequency limitation to overcome the inherent disadvantages of QR Flyback.

The JW1566A combines PWM and PFM control at different input and load condition for highest average efficiency. It can comply with the most stringent efficiency regulations.

The JW1566A is both available in DFN5X6-7 package. The high level of integration results in a simple to use, low component count, and high efficiency application solution for isolated power delivery.

Company's Logo is Protected, "JW" and "JOULWATT" are Registered Trademarks of JoulWatt technology Inc.

# **TYPICAL APPLICATION**

### FEATURES

- Integrated 650V 480mΩ GaN
- Wider VDD Operation Range (Up to 90V)
- QR Operation for High Efficiency
- Maximum 260kHz Switching Frequency
- Optional OCP and OPP Function for Different PD and QC Output Application
- Very Low Standby Power Consumption
- Cycle-by-Cycle Current Limit
- Reliable Fault Protections: VDD OVP, VS OVP and UVP, Brown-In, CS Open Protection, OCP, OPP, Internal OTP
- Frequency Jitter to Ease EMI Compliance
- DFN5X6-7 Package

# **APPLICATIONS**

- PD and Quick-Charging Chargers
- AC/DC Adapters with Wide Output Range



JoulWatt® Proprietary Information. Patent Protected.

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

### **ORDER INFORMATION**



| DRAIN Pin<br>VDD Pin                                          |                                                  |
|---------------------------------------------------------------|--------------------------------------------------|
| COMP, CS Pin                                                  | 0.3V to 5V (5V to 5.5V<10us)                     |
| BIAS Pin                                                      | 0.3V to 6.3V (6.3V to 7V<10us)                   |
| VS Pin                                                        | 0.3V to 5V (-0.7V to -0.3<10us, 5V to 5.5V<10us) |
| Junction Temperature <sup>2) 3)</sup>                         | 150ºC                                            |
| Storage Temperature                                           | 65°C to 150°C                                    |
| Lead Temperature (Soldering, 10sec.)                          |                                                  |
| Continuous Power Dissipation (TA = +25 °C) <sup>4)</sup> DFN5 | 5*6                                              |

# **RECOMMENDED OPERATING CONDITIONS**

| VDD Voltage                                      | 8V to 88V     |
|--------------------------------------------------|---------------|
| Operating Junction Temperature (T <sub>J</sub> ) | 40°C to 125°C |

# THERMAL PERFORMANCE<sup>5)</sup>

| FN5x6-7 |
|---------|
|---------|

| 2021/11/18 | Unauthorized Photocopy and Duplication Prohibited.                 |
|------------|--------------------------------------------------------------------|
|            | This document contains information of a product under development. |

 $\theta_{Jc}$ 

 $\theta_{JA}$ 

# JW1566A

#### Note:

- 1) Exceeding these ratings may damage the device. These stress rating do not imply function operation of the device at any other conditions beyond those indicated under RECOMMENDED OPERATING CONDITIONS.
- 2) The JW1566A includes thermal protection that is intended to protect the device in overload conditions. Continuous operation over the specified absolute maximum operating junction temperature may damage the device.
- 3) The device is not guaranteed to function outside of its operating conditions.
- 4) The maximum allowable continuous power dissipation at any ambient temperature is calculated by PD (MAX) = (TJ (MAX)-TA)/θJA.
- 5) Measured on JESD51-7, 4-layer PCB.

JW1566A Rev.0.13 2021/11/18 JoulWatt® Proprietary Information. Patent Protected.

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

4

# **ELECTRICAL CHARACTERISTICS**

| $T_A = 25^{\circ}C$ , unless otherwise               | stated.             |                                     |      |          |       |             |
|------------------------------------------------------|---------------------|-------------------------------------|------|----------|-------|-------------|
| Item                                                 | Symbol              | Condition                           | Min. | Тур.     | Max.  | Units       |
| Supply Voltage Section (VDD Pi                       | n)                  |                                     |      |          |       |             |
| Turn-On Threshold Voltage                            | Vdd_on              | VDD Rising                          | 15.1 | 16.3     | 17.6  | V           |
| Turn-Off Threshold Voltage                           | Vdd_off             | VDD Falling                         | 6.8  | 7.4      | 8     | V           |
| Reset Threshold Voltage                              | V <sub>DD_RST</sub> |                                     | 3.8  | 4.7      | 5.6   | V           |
| VDD Charging Current                                 | IDD_CHG             |                                     | 2.5  | 3        | 3.5   | mA          |
| Startup Current                                      | I <sub>DD_ST</sub>  | $VDD=V_{DD_ON}-0.5 V,$              |      | 300      | 2     | uA          |
| Operating Supply Current                             | IDD_OP              | VDD=20V, fs=260kHz                  | 6    | 0.9      |       | mA          |
| VDD OVP Voltage                                      | V <sub>DD_OVP</sub> |                                     | 85   | 90       | 95    | V           |
| Voltage Sense Section (VS Pin)                       |                     |                                     |      |          |       |             |
| Maximum VS Source Current<br>Capability              | Ivs_max             |                                     | 2.3  | 2.9      | 3.5   | mA          |
| Output OVP Threshold                                 | Vvs_ovp             |                                     | 2.8  | 3        | 3.2   | V           |
| Output UVP Threshold                                 | Vvs_uvp             | The second                          | 0.2  | 0.25     | 0.3   | V           |
| Adaptive Blanking Time for VS Sampling <sup>6)</sup> | t∨s_blk             | COMP=0.5V<br>COMP=3.6V              | 0    | 0.6<br>2 |       | us          |
| Output OVP Debounce Cycle<br>Counts <sup>6)</sup>    | Nvs_ovp             |                                     |      | 3        |       | us<br>Cycle |
| Output UVP Blanking Time                             | tvs_uvp             |                                     | 89.5 | 106      | 122.5 | ms          |
| Auto-Restart Cycles for UVP <sup>6)</sup>            | NUVP_HIC            |                                     |      | 4        |       | Cycle       |
| Current Sense Section (CS Pin)                       |                     |                                     |      | •        | •     |             |
| Max CS Offset Current                                | Ics_max             | VDD=20V, COMP=3.6V                  | 96   | 100      | 104   | uA          |
| Min CS Offset Current                                | Ics_min             | VDD=20V, COMP=0.5V<br>at Burst Mode | 21   | 27       | 33    | uA          |
| CS Off Threshold                                     | Vcs_th              |                                     |      | 31       | 65    | mV          |
| Leading-Edge Blanking Time                           | tleb.               |                                     |      | 150      |       | ns          |
| OCP Enable Threshold                                 | V <sub>OCP_EN</sub> |                                     | 0.5  | 0.65     | 0.8   | V           |
| OCP Blanking Time                                    | tocp_blk            |                                     | 89.5 | 106      | 122.5 | ms          |
| OCP Internal Threshold <sup>6)</sup>                 | V <sub>OCP</sub>    |                                     | 0.19 | 0.2      | 0.21  | V           |
| Auto-Restart Cycles for OCP6)                        | NOCP_HIC            |                                     |      | 4        |       | Cycle       |
| Frequency Section                                    |                     |                                     |      |          |       |             |
| Maximum Switching Frequency                          | f <sub>max</sub>    |                                     | 220  | 260      | 300   | kHz         |
| Minimum Switching Frequency                          | f <sub>min</sub>    |                                     | 20   | 25       | 30    | kHz         |
| Maximum ON Time                                      | Ton_max             |                                     | 15   | 19       | 23    | us          |
| Minimum ON Time                                      | Ton_min             |                                     | 150  | 195      | 240   | ns          |
| Maximum Switching Cycle                              | T <sub>S_MAX</sub>  |                                     | 52   | 61.5     | 71    | us          |

JW1566A Rev.0.13

JoulWatt® Proprietary Information. Patent Protected.

Unauthorized Photocopy and Duplication Prohibited.

This document contains information of a product under development.

# JW1566A

| Frequency Jittering Amplitude to COMP <sup>6)</sup> | $\Delta F_{JIT}$            |             |        | ±7% |        |       |
|-----------------------------------------------------|-----------------------------|-------------|--------|-----|--------|-------|
| Counting Cycles for Jittering <sup>6)</sup>         | Njit_cyc                    |             |        | 32  |        | Cycle |
| Feedback Section (COMP Pin)                         |                             |             |        |     |        |       |
| Open Pin Voltage <sup>6)</sup>                      | VCOMP_MAX                   | Open Loop   |        | 4.0 |        | V     |
| Internal Pull-Up Resistor <sup>6)</sup>             | R <sub>COMP_UP</sub>        |             |        | 20  |        | kΩ    |
|                                                     | 0                           | COMP > 2.8V |        | 20  |        | V/mA  |
| COMP to CS Offset Current Gain                      | G <sub>COMP</sub> _cs       | COMP < 1.0V |        | 16  |        | V/mA  |
| The Threshold Enter PFM Mode                        | V <sub>COMP_PFM</sub>       |             |        | 2.8 |        | V     |
| The Threshold Enter Burst Mode                      | V <sub>BUR_L</sub>          |             | 0.4    | 0.5 | 0.6    | V     |
| The Threshold Exit Burst Mode                       | $V_{\text{BUR}_{\text{H}}}$ |             | 0.54   | 0.6 | 0.66   | V     |
| OPP Blanking Time                                   | topp_blk                    |             | 89.5   | 106 | 122.5  | ms    |
| OPP Internal Threshold <sup>6)</sup>                | V <sub>OPP</sub>            |             | 0.76   | 0.8 | 0.84   | V     |
| Auto-Restart Cycles for OPP <sup>6)</sup>           | NOPP_HIC                    |             | $\sim$ | 4   | $\sim$ | Cycle |
| Over Load Protection Threshold                      | VOLP                        |             | 5      | 3.6 |        | V     |
| OLP Blanking Time                                   | tolp_blk                    |             | 89.5   | 106 | 122.5  | ms    |
| Auto-Restart Cycles for OLP6)                       | NOLP_HIC                    | Victor.     | ~      | 4   |        | Cycle |
| GaN Section                                         |                             |             |        |     |        |       |
| Drain-source On-state<br>Resistance                 | Rds_on                      |             |        | 500 |        | mΩ    |
| Brown-In Threshold                                  | Vbr_in                      | シ う         | 103    | 111 | 119    | V     |
| Rising Time <sup>6)</sup>                           | tr                          |             |        | 50  |        | ns    |
| Falling Time6)                                      | tr                          |             |        | 30  |        | ns    |
| Internal Over Temperature Protection                |                             |             |        |     |        |       |
| Thermal Shutdown Threshold <sup>6)</sup>            | Тотр                        | X           |        | 140 |        | °C    |
| OTP Hysteresis <sup>6)</sup>                        | THYS                        | ~           |        | 30  |        | °C    |

#### Note:

6) Guaranteed by design.

# PIN DESCRIPTION

| Pin<br>DFN5X6-7 | Name  | Description                                                                                                                                                                                                       |  |
|-----------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 1               | DRAIN | Drain terminal of the Internal GaN.                                                                                                                                                                               |  |
| 2               | VDD   | Bias power input to the controller. A hold-up capacitor to GND is required.                                                                                                                                       |  |
| 3               | VS    | Voltage sensing input pin. Coupled to the auxiliary winding via a resistor divider to monitor the output voltage for OVP and UVP protection. This pin also detects the resonant valley to implement QR operation. |  |
| 4               | COMP  | Feedback input pin for Flyback QR controller. Connect to an opto-coupler directly.                                                                                                                                |  |
| 5               | CS    | Current sensing input pin. This pin sense the primary switch current for peak current control and OCP. Besides, this pin is used to choose OCP or OPP at the initial start.                                       |  |
| 6               | BIAS  | Bias power of the driver, an external hold-up capacitor to GND is required                                                                                                                                        |  |
| 7               | GND   | The ground of the IC.                                                                                                                                                                                             |  |
|                 | NC    |                                                                                                                                                                                                                   |  |

# **BLOCK DIAGRAM**

TBD

Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development.

### FUNCTIONAL DESCRIPTION

The JW1566A is an offline flyback converter with GaN intergrated, which features multi-mode quasi-resonant (QR) operation. The Quasi- Resonant (QR) with a limited frequency variation bounds the frequency band to overcome the inherent limitation of QR switching.

JW1566A has an inherent frequency jittering mechanism to improve the EMI performance under QR operation.

#### 1. Start-Up

#### 1.1. High Voltage Start-Up at Drain Terminal

An internal high voltage startup circuit is connected to the drain terminal of the GaN, the internal JFET turns on and a current source starts to charge VDD cap. As soon as VDD reaches turn-on threshold  $V_{DD_ON}$  (16.5V), the internal startup circuit is disabled. The controller is enabled and the converter starts switching. The VDD turn-off threshold ( $V_{DD_OFF}$ ) is 7.5V.

#### 1.2 Soft-Start

In the absence of a detected fault, the controller begins to work normally along with soft start. The internal soft-start time is within 3 ms with the feedback signal  $V_{COMP}$  rising gradually from the minimum level to the maximum level. Every restart up is followed by a soft start.

#### 2. Normal Operation

After the controller start-up, it enters normal operation. The JW1566A realizes the output adjustment based on the feedback signal transmitting to the primary-side controller by the opto-coupler.

JW1566A is a multi-mode QR converter with secondary-side regulation. According to the

feedback signal  $V_{COMP}$ , the converter operates in different modes for efficiency optimization. Fig.1 illustrates the frequency and peak current amplitude modulation modes. It can be divided into four operation regions as shown in Fig.1.

Under heavy load condition, the system operates in QR mode, the maximum switching frequency limited to 260kHz. is For medium-load range, the Pulse Frequency Modulation (PFM) is used and primary peak current is nearly fixed to achieve high efficiency. When the load is further reduced, switching frequency is fixed at 25kHz along with primary peak current varying from 50% to 25% of its maximum. When the system is at very light load condition, the control mode of JW1566A changes to burst mode. When the voltage of COMP pin drops below V<sub>BUR L</sub> (0.5V), the drive stops. The drive will resume when the voltage of COMP pin rises back to  $V_{BUR H}$  (0.6V). Otherwise the GaN remains at off state to minimize the switching loss and reduce the standby power consumption. Transitions between modes are automatically accomplished by the controller depending on the feedback signal, V<sub>COMP</sub>.



Fig.1 Frequency & lpk Modulation

JW1566A Rev.0.13 2021/11/18

JoulWatt<sup>®</sup> Proprietary Information. Patent Protected.

Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development.

This document contains information of a product under development

#### 3. Other Functions and Features

#### 3.1 Frequency Jittering

To achieve good EMI performance, frequency jittering method is integrated in JW1566A. The frequency jittering is achieved by varying the switching frequency directly. The variation is  $\pm$ 7% around its normal value. The modulation cycle is determined by counting consecutive 32 switching cycles.

#### 3.2 Lead Edge Blanking (LEB)

In order to avoid the premature termination of the switching pulse due to the parasitic capacitance, an internal leading-edge blanking (LEB) is used between the CS pin and the current comparator input. The current comparator is disabled and can't turn off the internal GaN during the blanking time. The normal LEB time is around 150ns. Fig.2 shows the leading edge blanking time.



#### 3.3 CCM Preventing

For JW1566A, when the primary-side peak current exceeds the value decided by the feedback signal  $V_{COMP}$ , the switch turns off. When the controller detects ZCD signal and the switch period exceeds frequency-limit signal, the switch turns on. But the ZCD signal may not be detected during start-up moment because of low output voltage, then the switch will turn on after a maximum switching cycle to make sure

the system operates in DCM.

#### 3.4 VS Blanking Time

VS spikes are affected by the amplitudes of Ipk and inductance, so VS blanking time should be set to vary with Ipk. Ensure that the secondary side conduction time is greater than the VS Blanking Time.





#### 4. Protection

#### 4.1 CS Pin Open Protection

When CS pin is open, the internal bias current will flow to the parasitic capacitance on the CS pin, increasing the  $V_{CS}$ . If  $V_{CS}$  is above 2.0V, a CS pin open fault triggered.

#### 4.2 Input Brown in

The JW1566A senses Drain voltage to realize brown in function. When Drain voltage is higher than  $V_{BR_IN}$  (112V typically), a 5mA pull down current will be applied to VDD pin to make VDD hit  $V_{DD_OFF}$ . When VDD reaches  $V_{DD_ON}$  again, the controller starts switching.





#### 4.3 Output OVP (VS OVP)

The output over voltage protection is determined by the voltage feedback on the VS pin. If the voltage sample on VS exceeds 3V for three consecutive switching cycles, an VS\_OVP fault is asserted, and then the device shuts down, the UVLO reset and re-start fault cycle begins.

#### 4.4 VS UVP

If the voltage sample on VS pin continues below the under-voltage protection threshold (0.25V) more than 120ms, a VS\_UVP fault is asserted. When a VS\_UVP fault is asserted, the device shuts down and the UVLO resets. In order to reduce the power consumption of the circuit, VDD needs to hit  $V_{DD_OFF}$  four times, and then the device restarts at the fifth cycle.

#### 4.5 OCP or OPP Selection Circuit

In some PD or QC applications, the maximum output current at different output voltage differs much. So OCP should be disabled, and the alternative OPP is enabled. JW1566A senses CS voltage at initial start to determine whether to use OCP or OPP function as Fig.5 shows. At the initial 100us, a 100uA current is applied to CS pin. If CS voltage exceeds a preset enable threshold (typical 0.65V), OPP is enabled and OCP is disabled. Otherwise, OPP is disabled and OCP is enabled.



Fig.5 OCP or OPP Selection Circuit

#### 4.6 OCP

If OCP is enabled, JW1566A compares estimated output average current and OCP threshold. The output average current is calculated at the primary side. When the primary switch turns off, the peak inductor current ( $I_{pk}$ ) is sampled and hold for output current calculation.

As shown in Fig.6, it calculates output current based on secondary side current conduction time  $T_{ons}$  and primary side current information  $V_{CS}$ . If the calculated output current signal,  $I_{o\_est}$  is higher than the internal OCP threshold  $V_{OCP}$  (0.2V typically) for 120ms (OCP blanking time), IC enters OCP protection.



Fig.6 Output Current Estimation

JW1566A Rev.0.13 2021/11/18 JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development.

So the OCP point can be set as:

$$I_o = \frac{V_{ocp} \cdot N_P}{2 \cdot R_{CS} \cdot N_S} \tag{1}$$

wherein,  $N_P$  is the turns number of primary winding,  $N_S$  is the turns number of secondary winding,  $R_{cs}$  is the current sensing resistance.

When an OCP fault is asserted, the device shuts down and the UVLO resets. In order to reduce the power consumption of the circuit, VDD needs to hit  $V_{DD_OFF}$  four times, and then the device restarts at the fifth cycle.

#### 4.7 OPP

If OPP is enabled, JW1566A compares estimated output power and OPP threshold. The output power is calculated at the primary side based on the estimated output average current in OCP and the output voltage according to VS voltage. So the output power can be expressed as:

$$P_{out} = I_o \cdot V_o = \frac{V_{CS\_PEAK} \cdot D_s \cdot N_P}{2 \cdot R_{CS} \cdot N_s} \cdot \frac{VS \cdot N_s}{N_{aux}} \cdot \frac{R_{UP} + R_{DOWN}}{R_{DOWN}}$$
(2)

And the OPP point can be set as:

$$P_{out} = \frac{V_{OPP} \cdot N_P}{2 \cdot R_{CS} \cdot N_{aux}} \cdot \frac{R_{UP} + R_{DOWN}}{R_{DOWN}}$$
(3)

wherein,  $N_{aux}$  is the turns number of auxiliary winding,  $N_P$  is the turns number of primary winding.

If the calculated output power signal is higher than the internal OPP threshold  $V_{OPP}$  (0.8V typically) for 120ms (OPP blanking timer), IC enters OPP protection. When an OPP fault is asserted, the device shuts down and the UVLO resets. In order to reduce the power consumption of the circuit, VDD needs to hit  $V_{DD_OFF}$  four times, and then the device restarts at the fifth cycle.

#### 4.8 Over Load Protection

If the voltage on COMP pin continues exceeds the Over-Load protection threshold (3.6V typically) more than 120ms, an OLP fault is asserted. The device shuts down, then the UVLO reset and re-start fault cycle begins.

### 4.9 VDD OVP

If the voltage on VDD pin continues exceeds the Over-Voltage protection threshold (90V typically) more than 100us, a VDD OVP fault is asserted. The device shuts down, then the UVLO reset and re-start fault cycle begins.

#### 4.10 Internal OTP

The internal over temperature protection threshold is 140°C. If the junction temperature of the device reaches this threshold, the device shuts down. When the junction temperature falls below 110°C, the device initiates the UVLO reset and re-starts fault cycle.

# PACKAGE OUTLINE



This document contains information of a product under development.

### **IMPORTANT NOTICE**

- Joulwatt Technology Inc. reserves the right to make modifications, enhancements, improvements, corrections or other changes without further notice to this document and any product described herein.
- Any unauthorized redistribution or copy of this document for any purpose is strictly forbidden.
- Joulwatt Technology Inc. does not warrant or accept any liability whatsoever in respect of any products purchased through unauthorized sales channel.

Copyright © 2021 JW1566A Incorporated.

All rights are reserved by Joulwatt Technology Inc.

JW1566A Rev.0.13 2021/11/18 JoulWatt<sup>®</sup> Proprietary Information. Patent Protected. Unauthorized Photocopy and Duplication Prohibited. This document contains information of a product under development. Joulwatt reserves the right to change this product without notice.